## Single-electron tunneling in a silicon-on-insulator layer embedding an artificial dislocation network

Yasuhiko Ishikawa,<sup>a)</sup> Chihiro Yamamoto, and Michiharu Tabe<sup>b)</sup> Research Institute of Electronics, Shizuoka University, 3-5-1 Johoku, Hamamatsu 432-8011, Japan

(Received 25 August 2005; accepted 4 January 2006; published online 17 February 2006)

A two-dimensional dislocation network artificially embedded in a silicon-on-insulator (SOI) layer was examined as the source of lattice strain to generate a periodic potential. A screw dislocation network with the period of 20 nm was formed in an SOI layer using a twist bonding of two SOI wafers. *n*-channel metal-oxide-semiconductor field-effect transistors using the dislocation-embedded SOI layer showed an oscillation of drain current with the gate voltage at the temperatures below 40 K. This oscillation is ascribed to the single-electron tunneling through the spatially modulated potential. The results suggest that the dislocation network works as the strain source to form the potential array. © 2006 American Institute of Physics. [DOI: 10.1063/1.2176849]

Formation of an alternate structure of potential well and tunnel barrier in a silicon-on-insulator (SOI) layer is the key issue to realize Si-based nanodevices, such as single-electron transistors. From the viewpoint of self-organized formation of a potential array, we have recently reported a twodimensional network of screw dislocations buried in a thin SOI layer, which is formed using a twist bonding of two SOI wafers.<sup>1</sup> Such an artificial dislocation network is known to be formed at the bonding interface between the bare surfaces of Si (Refs. 2 and 3) as well as other semiconductors, such as GaAs,<sup>4</sup> when the in-plane crystalline direction is slightly misaligned to cause a lattice mismatch.<sup>5,6</sup> It is noted that the period of dislocations can be controlled on the nanometer scale by the twist angle.<sup>2,5,6</sup> In the previous study by Leroy *et* al.,<sup>7,8</sup> the dislocation network, embedded near the bulk Si surface, was used as the template for the ordered growth of Ge quantum dots with the help of the two-dimensionally modulated strain field due to the dislocations. However, as widely used in the III-V and Si/SiGe heteroepitaxial systems, the lattice strain causes the changes in the band edge energies,<sup>10</sup> suggesting that the dislocations can directly work as the periodic stressors to modulate the electronic potential.

In this letter, an artificial dislocation network embedded near the SOI surface was examined as the strain source to generate the periodic potential, as schematically shown in Fig. 1. For the screw dislocation network, a shear strain is accumulated around the dislocations, particularly around the crossing of the dislocation lines.<sup>8,9</sup> Such a shear strain should split six equivalent minima of conduction bands along the  $\langle 100 \rangle$  directions in Si, and the larger change in the conduction-band minimum is expected at the locations where the larger strain is accumulated.<sup>10</sup> Taking into account the tendency of band gap narrowing for Si under the stress,<sup>10,11</sup> the potential well may be formed around the crossing. The potential profile in the dislocation-embedded SOI layer was investigated using the transport characteristics of metaloxide-semiconductor field-effect transistors (MOSFETs). As a result, the drain current oscillated with the gate voltage probably due to the single-electron tunneling. This suggests that the spatially modulated potential is induced by the strain due to the dislocation network.

Figure 2 shows the fabrication process of the SOI layer embedding the dislocation network. In order to form the dislocation network in the thin SOI layer, two commercially available SOI (UNIBOND) wafers were directly bonded. The starting SOI wafers had a top p-Si (001) layer (10  $\Omega$  cm) of 205 nm, a buried SiO<sub>2</sub> (BOX) layer of 400 nm and a thick p-Si (001) base substrate (10  $\Omega$  cm). Prior to the bonding, the thicknesses of top Si layers were reduced to 20 nm by the thermal oxidation. After removing the grown oxide in a diluted HF solution, the wafers were bonded at room temperature in air, as in the left of Fig. 2. It is noted that the in-plane crystalline direction was intentionally misaligned (twist angle  $\psi \sim 1^{\circ}$ ) to induce the screw dislocation network at the bonding interface. Then, the sample was annealed in N<sub>2</sub> at 1000 °C for 2 h to stabilize the bonding. Next, as in the center of Fig. 2, the Si substrate and BOX layer (front side) were etched in a KOH solution and a diluted HF solution, respectively.<sup>12</sup> The dislocation network should be formed at the bonding interface in the thin SOI layer, as in the right of Fig. 2. In fact, the plan-view transmission electron microscope (TEM) image of Fig. 3(a) showed a periodic array of screw dislocations in the  $\langle 110 \rangle$ directions, although the dislocations are not perfectly uniform due to the mixture with the edge dislocations induced by the surface steps before the bonding.<sup>2</sup> The period between the dislocations  $d_d$  is ~20 nm on average, being in good



FIG. 1. Schematic illustration of thin SOI layer embedding an artificial dislocation network as the strain source.

88, 073112-1

Downloaded 10 Jul 2008 to 133.70.80.50. Redistribution subject to AIP license or copyright; see http://apl.aip.org/apl/copyright.jsp

<sup>&</sup>lt;sup>a)</sup>Present address: Department of Materials Engineering, Graduate School of Engineering, The University of Tokyo, 7-3-1 Hongo, Bunkyo, Tokyo 113-8656, Japan.

<sup>&</sup>lt;sup>b)</sup>Author to whom correspondence should be addressed; electronic mail: romtabe@rie.shizuoka.ac.jp

<sup>© 2006</sup> American Institute of Physics



FIG. 2. Fabrication procedure of artificial dislocation network embedded in a thin SOI layer.

agreement with the theoretical value of 22 nm for  $\psi = 1^{\circ}$ , which is determined by  $d_d = |\mathbf{b}|/[2\sin(\psi/2)]$  ( $\mathbf{b} = (a/2)\langle 110 \rangle$ : Burger's vector, *a*: Lattice constant of Si).<sup>2,6</sup> Additionally, in the cross-sectional image of Fig. 3(b), bright and dark regions are alternately seen in the lower half of the SOI layer, although such a behavior is not clearly seen in the upper half probably due to the structural nonuniformity observed in the plan-view image. These bright and dark regions may reflect the strain distribution in the SOI layer, since the period almost agrees with the dislocation period. Our concept is to use such a strain distribution for the formation of the potential array.

In order to investigate the potential profile, currentvoltage (I-V) characteristics were measured for *n*-channel MOSFETs using the dislocation-embedded SOI layer, whose TEM images were shown in Fig. 3. Figure 4 shows the schematic device structure. Electron-beam lithography was used to pattern the SOI layer into the (110) wire connected to the large source and drain contacts. A selective *n*-type doping was performed for the source and drain regions with phosphorous diffused from a spin-coated silica film containing  $P_2O_3$ . The channel width and length were typically 0.5  $\mu$ m. The device surface was covered with a thermally grown SiO<sub>2</sub> layer (10 nm) and an Al top gate, which are not indicated in Fig. 4. The final thickness of SOI layer was  $\sim 25$  nm; the dislocation network was located  $\sim 5 \text{ nm}$  below the top  $SiO_2/Si$  interface and  $\sim 20$  nm above the bottom interface. Although the top gate was prepared, the Si substrate was used as the backgate in the present experiments. In this case, electrons should preferentially flow below the dislocations. The *I-V* measurements were carried out at low temperatures (mainly 15 K). As the reference, MOSFETs without the dislocations were also prepared.



FIG. 3. Typical TEM images for a sample with twist angle  $\psi$  of  $\sim 1^{\circ}$ . (a) Plan-view image [g-2g weak beam image: g = (400)] and (b) cross-sectional image.



FIG. 4. Schematic structure of fabricated MOSFET.

Typical drain current-gate voltage  $(I_d - V_g)$  characteristics at 15 K are shown in Fig. 5(a) for two different MOSFETs with the dislocations as well as the one without the dislocations. A small drain voltage  $V_d$  of 5 mV was used. For the MOSFETs with the dislocations, oscillatory, and step-wise current changes are commonly seen near the threshold voltage, as indicated by the arrows, although the peak positions and amplitudes are slightly different between the MOSFETs probably due to the structural nonuniformity seen in the TEM image. Such an oscillatory behavior can be observed up to ~40 K, as in Fig. 5(b). On the other hand, the oscillations could not be observed for the reference MOSFETs without the dislocations. Thus, the observed oscillations are ascribed to the presence of dislocations.

The oscillations are most likely to be due to the singleelectron tunneling (Coulomb blockade oscillation). In order to examine the validity of such an interpretation, the lateral size of Coulomb island  $d_c$  was estimated from the observed spacing between the current oscillations,  $\Delta V_g$  (e.g., in Fig. 5), and compared with the dislocation period  $d_d$ . Assuming the circular island,  $d_c$  is roughly determined using  $\Delta V_g$  by  $d_c = \sqrt{4et_{ox}}/\pi\varepsilon_{ox}\Delta V_g$ , where  $t_{ox}$  is the thickness of buried



FIG. 5. (a)  $I_d$ - $V_g$  curves at 15 K for two different MOSFETs with dislocations and a MOSFET without dislocations and (b) typical temperature dependence of  $I_d$ - $V_g$  property.

Downloaded 10 Jul 2008 to 133.70.80.50. Redistribution subject to AIP license or copyright; see http://apl.aip.org/apl/copyright.jsp

SiO<sub>2</sub> layer (400 nm) and  $\varepsilon_{ox}$  is the permittivity of SiO<sub>2</sub> (3.9 $\varepsilon_0$ ). Substituting a typical  $\Delta V_g$  value of 3 V,  $d_c$  is obtained to be 28 nm. This value is in good agreement with the dislocation period  $d_d$  of ~20 nm by TEM, supporting that the single-electron tunneling occurs due to the potential modulation induced by the dislocations. The multiple tunnel junctions should be formed when the dislocation network is responsible for the potential modulation. The nonuniform voltage spacings between the current oscillations, seen in Fig. 5(a) particularly for one of the samples showing the higher current level, is probably ascribed to the formation of multiple tunnel junctions. The lower measurement temperatures would be required for the present devices to clearly observe the multiple-junction behaviors such as the peak splitting and the nonuniform peak amplitude.<sup>13</sup>

The vertical size of Coulomb island is also estimated. As in Fig. 5(b), the maximum temperature to observe the oscillations  $T_{\text{max}}$  is ~40 K. Assuming that one of the Coulomb islands in the multiple tunnel junctions survives from the temperature increase, i.e., one Coulomb island dominates the characteristics at the raised temperature, the charging energy  $E_c$  of the island is estimated to be  $E_c \sim k_B T_{\text{max}} = 3.4 \text{ meV}$ . This leads to the total capacitance  $C_{\Sigma}(=e^2/2E_c)$  of 23 aF, indicating that the source and drain capacitances  $(C_s \text{ and } C_d)$ mainly contribute to  $C_{\Sigma}(=C_g+C_s+C_d)$ , because the gate capacitance  $C_g = e/\Delta V_g$  is only ~0.05 aF. In order to explain  $C_s$  and  $C_d$  of ~10 aF, the height of Coulomb island as large as 10 nm is necessary, taking into account that the width of tunnel barrier is as large as the dislocation period  $d_d$  of  $\sim$ 20 nm or below. The obtained height of Coulomb island is comparable to the SOI thickness used in this study, and therefore, the dislocation-induced potential modulation extends almost throughout the thin SOI layer in the vertical direction.

As mentioned already, for the screw dislocation network, a shear strain is accumulated around the dislocations, particularly around the crossing of the dislocation lines.<sup>8,9</sup> Such a shear strain should cause the change in the energy of conduction-band minimum,<sup>10</sup> and it is most likely that this leads to the formation of the Coulomb islands underneath the crossing points. The strain field due to the edge dislocations, which are induced by the surface steps and lead to the degradation of structural uniformity, might also influence the potential modulation. The additional effect of Coulomb potential due to the charged defects may be superimposed, which is partly seen in Fig. 5(a) as the negative shift in the threshold voltage (~15 V, corresponding to the positive charge density of ~ $1 \times 10^{12}$  cm<sup>-2</sup> at the bonding interface). Further studies are necessary to clarify these points.

In summary, an artificial dislocation network embedded near the SOI surface was examined as the strain source to generate the periodic potential. The drain current oscillated with the gate voltage probably due to the single-electron tunneling, resulting from the formation of spatially modulated potential. This result suggests that the dislocation network works as the strain source to form the potential array.

The authors thank K. Yamauchi and T. Mizuno for the experimental supports and Drs. Y. Ono (NTT), M. Nagase (NTT), M. Arita (Hokkaido Univ.), and Y. Takahashi (Hokkaido Univ.) for the valuable discussions. This work was partly supported by a Grant-in-Aid for Scientific Research from the Japan Society for the Promotion of Science.

- <sup>2</sup>K. Rousseau, J. L. Rouviere, F. Fournel, and H. Moriceau, Appl. Phys. Lett. 80, 4121 (2002), and references therein.
- <sup>3</sup>R. A. Wind, M. J. Murtagh, F. Mei, Y. Wang, M. A. Hines, and S. L. Sass, Appl. Phys. Lett. **78**, 2205 (2001).
- <sup>4</sup>F. E. Ejeckam, Y. H. Lo, S. Subramanian, H. Q. Hou, and B. E. Hammons, Appl. Phys. Lett. **70**, 1685 (1997).
- <sup>5</sup>D. Hull and D. J. Bacon, *Introduction to Dislocations*, 4th ed. (Butterworth–Heinemann, Oxford, UK, 2001), Chap. 9.
- <sup>6</sup>J. P. Hirth and J. Lothe, *Theory of Dislocations*, 2nd ed. (Wiley, New York, 1982), Chap. 19.
- <sup>7</sup>F. Leroy, J. Eymery, P. Gentile, and F. Fournel, Appl. Phys. Lett. **80**, 3078 (2002).
- <sup>8</sup>F. Leroy, J. Eymery, P. Gentile, and F. Fournel, Surf. Sci. **545**, 211 (2003).
  <sup>9</sup>A. Bourret, Surf. Sci. **432**, 37 (1999).
- <sup>10</sup>C. G. Van de Walle, Phys. Rev. B **39**, 1871 (1989).
- <sup>11</sup>K. Shiraishi, M. Nagase, S. Horiguchi, H. Kageshima, M. Uematsu, Y. Takahashi, and K. Murase, Physica E (Amsterdam) **7**, 337 (2000).
- <sup>12</sup>Y. Ishikawa, S. Makita, J. Zhang, T. Tsuchiya, and M. Tabe, Jpn. J. Appl. Phys., Part 2 38, L789 (1999).
- <sup>13</sup>See, for example, F. R. Waugh, M. J. Berry, C. H. Crouch, C. Livermore, D. J. Mar, R. M. Westervelt, K. L. Campman, and A. C. Gossard, Phys. Rev. B **53**, 1413 (1996).

<sup>&</sup>lt;sup>1</sup>Y. Ishikawa, K. Yamauchi, C. Yamamoto, and M. Tabe, Mater. Res. Soc. Symp. Proc. **864**, E6.5.1 (2005).